Show simple item record

dc.contributor.author Kanewala, U
dc.contributor.author Gamlath, K
dc.contributor.author Ramanayake, H
dc.contributor.author Herath, K
dc.contributor.author Nawinne, I
dc.contributor.author Ragel, R
dc.date.accessioned 2019-10-21T05:20:47Z
dc.date.available 2019-10-21T05:20:47Z
dc.identifier.uri http://dl.lib.mrt.ac.lk/handle/123/15116
dc.description.abstract Present Field Programmable Gate Array (FPGA) manufacturers incorporate multi-millions of logic resources which enables hardware designers to design applications extending to large scales. However, handling such applications by existing FPGA Computer Aided Design (CAD) flow requires more improvement in terms of area, performance and power efficiency considerations. The current CAD flow requires the input design to be in Register Transfer Level (RTL). RTL input designs limit the design productivity only to hardware experts in performing analysis for various optimisations. Optimising RTL designs manually are increasingly hard. High- Level Synthesis (HLS) is an approach capable of increasing the design productivity of hardware applications compared to commonly used Hardware Description Languages (HDLs) and is known to be an intelligent approach for performing optimisations at a higher level of abstraction. In this paper, an approach that follows the HLS flow to cater to the mapping of FPGA applications in a power efficient manner using a communicationaware partitioning strategy is proposed. From experiments, it was possible to achieve an average reduction of 8.39% routing thermal power and 3.34% total power using the proposed approach en_US
dc.language.iso en en_US
dc.subject Field Programmable Gate Array en_US
dc.subject High-Level Synthesis en_US
dc.subject Hardware Description Language en_US
dc.subject Register Transfer Level en_US
dc.subject Computer Aided Design en_US
dc.subject Modular Design Methodology en_US
dc.subject Intermediate Representation en_US
dc.title Power-Aware high-level synthesis flow for mapping fpga designs en_US
dc.type Conference-Abstract en_US
dc.identifier.faculty Engineering en_US
dc.identifier.year 2019 en_US
dc.identifier.conference Moratuwa Engineering Research Conference - MERCon 2019 en_US
dc.identifier.place Moraruwa, Sri Lanka en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record