# INSTRUCTION SET ARCHITECTURE DESIGN FOR VIDEO PLAYBACK DEVICE

Kudamage Nishadi Neranja

108411B

Degree of Master of Science

Department of Electronics and Telecommunication Engineering

University of Moratuwa Sri Lanka

October 2017

## INSTRUCTION SET ARCHITECTURE DESIGN FOR VIDEO PLAYBACK DEVICE

Kudamage Nishadi Neranja

108411B

Dissertation submitted in partial fulfillment of the requirement for the degree Master of Science in Electronics and Automation

Department of Electronics and Telecommunication Engineering

University of Moratuwa Sri Lanka

October 2017

#### **DECLARATION**

I declare that this is my own work and this thesis does not incorporate without acknowledgement any material previously submitted for a Degree or Diploma in any other University or institute of higher learning and to the best of my knowledge and belief it does not contain any material previously published or written by another person except where the acknowledgement is made in the text.

Also, I hereby grant to University of Moratuwa the non-exclusive right to reproduce and distribute my thesis, in whole or in part in print, electronic or other medium. I retain the right to use this content in whole or part in future works (such as articles or books).

| Signature:                                                       | Date:                     |
|------------------------------------------------------------------|---------------------------|
| The above candidate has carried out research for my supervision. | the Master's thesis under |
| Signature of the supervisor:                                     | Date:                     |

## **DEDICATION**

To my family members and teachers

#### ACKNOWLEDGEMENT

The research project provides a great opportunity to work on my desire research area under supervision of Dr. Ajith Pasqual, Senior Lecturer, Department of Electronics and Telecommunication Engineering. My sincere thanks go to him for guiding and supporting me for carrying out the research in proper direction and successfully completion of the project. I would like to thank the course coordinator Prof. Rohan Munasinghe for the numerous support and advices given to me throughout the course.

As a student of Master's Degree, I gained a vast amount of knowledge and practice from the taught course, mini research project and the design project during the allocated period of the course. Therefore, I would like to thank all the academic staff who taught us and non–academic staff for giving me their friendly support. My sincere thanks go to Prof. (Mrs.) Dileeka Dias for supervising and guiding me for completion of my design project and Mr.Lanka Wijesinghe, Mr.Hasla and the staff who are working at the Dialog Research Laboratory for giving their numerous supports. I would like to convey my sincere gratitude to Mr.Jayantha, Chief Technical Officer for open the Postgraduate Lab without any interruption during the study period and also staff of Digital Laboratory and workshop engineer for giving me their friendly support.

I would like to thank Mr. D K Withanage, Dean, Faculty of Information Technology who was guiding me and encouraging me for carrying out my higher studies. And also my thanks go to Mr. B H Sudantha, Mr. Harshana Gunasekara, Mr. Isuru Senarth, and Mr. Anushaka – Academic Staff for covering my duties during my absence and also for Hardware Laboratory staff for their numerous support given to me in various ways. And finally, I would like to thank my parents and husband for giving me tremendous support during the period of study. This journey would not have been possible without their support.

#### **ABSTRACT**

#### **Instruction Set Architecture Design for Video Playback Device**

Keywords: Low Power, Processors, FFmpeg, decoders

Application specific processors are being considered for many applications which are used to run on general purpose processors. The primary reason for this is the enhanced energy efficiency while meeting the required performance targets. This thesis explores the design of Instruction Set Architecture (ISA) for a video playback device.

Video is ubiquitous today due to camera being a standard accessory in mobile phones. Video, at the same time, is a powerful learning tool for any age group particularly for younger children. The primary objective of the work is to develop a minimalist ISA for a single function video playback device which would allow longer run time on battery (enhanced energy efficiency) and low silicon footprint to minimize cost. This would allow video playback device to function without an operating system.

An extensive survey of low power processors was followed by a thorough investigation of essential assembly instructions for video playback using the industry standard video playback tool-ffmpeg. The minimal ISA developed was then validated by using Intel Software Development Emulator through dynamic run-time analysis of ffmpeg trace. Here most frequently used assembly instructions were found to be present in the minimal instruction set.

## **TABLE OF CONTENTS**

|                                                          | Page |
|----------------------------------------------------------|------|
| DECLARATION                                              | i    |
| DEDICATION                                               | ii   |
| ACKNOWLEDGEMENT                                          | iii  |
| ABSTRACT                                                 | iv   |
| TABLE OF CONTENTS                                        | v    |
| LIST OF FIGURES                                          | vii  |
| LIST OF TABLES                                           | viii |
| LIST OF ABBREVIATIONS                                    | ix   |
| LIST OF APPENDICES                                       | X    |
| INTRODUCTION                                             | 1    |
| 1.1 Objectives                                           | 2    |
| 1.2 Functionalities                                      | 2    |
| 1.3 Overview of the Thesis                               | 3    |
| LITREATURE REVIEW                                        | 4    |
| 2.1 Available Laptops in the Market for Kids             | 4    |
| 2.1.1 Barbie B-Smart Laptop                              | 4    |
| 2.1.2 VTech Double Vision Notebook                       | 4    |
| 2.1.3 Hot Wheels Accelerator Laptop JW88                 | 4    |
| 2.1.4 Meep                                               | 5    |
| 2.1.5 PeeWee Pivot 2.0 Laptop                            | 5    |
| 2.2 Comparison with other Researches                     | 5    |
| 2.2.1 XO laptop used as an educational tool for kids     | 5    |
| 2.2.2 Raspberry Pi Processor for playing videos          | 10   |
| 2.2.3 Playing video on Nokia color LCD using an Atmega32 | 16   |

| METHODOLOGY FOR THE DESIGN OF ISA FOR VIDEO PLAYBACK 17 |
|---------------------------------------------------------|
| 3.1 The x86 Architecture                                |
| 3.2 Analysis of FFmpeg decoder and testing              |
| 3.2.1 FFmpeg decoder                                    |
| 3.3 Optimized Instruction Set for Video playback        |
| DESIGN OF ISA FOR VIDEO PLAYBACK                        |
| 4.1 Instruction Set Architecture (ISA) 27               |
| 4.1.1 Instruction Format Design 28                      |
| 4.1.2 Register File                                     |
| 4.1.3 Addressing Modes                                  |
| VALIDATION OF MINIMAL INSTRUCTION SET                   |
| 5.1 Dynamic Analysis of video playback at runtime       |
| CONCLUSIONS AND FUTURE WORK 40                          |
| REFERENCES41                                            |

## LIST OF FIGURES

|                                                                             | Page       |
|-----------------------------------------------------------------------------|------------|
| Figure 2.1: Director OLPC Europe with introduced Laptop Project             | 5          |
| Figure 2.2 : XO-1.75 Block Diagram                                          | 8          |
| Figure 2.3: ARM1176JZF-S Block Diagram                                      | 11         |
| Figure 2.4: ARM instruction Set                                             | 15         |
| Figure 2.5: Thumb Instruction Set                                           | 15         |
| Figure 2.6: Playing video on nokia colour LCD using an 8-bit AVR [ATtn      | nega 32]16 |
| Figure 3.1: Basic Execution Environment of x86 architecture                 | 19         |
| Figure 3.2: Compilation process of FFmpeg Decoder                           | 21         |
| Figure 3.3: Part of C codes converted to Assembly codes                     | 22         |
| Figure 3.4: Removed repeated instructions and count of repeated instruction | ons 23     |
| Figure 5.1: Play videos using Intel Software Development Basic Emulator     | 34         |

## LIST OF TABLES

| Pa                                                                                            | ge |
|-----------------------------------------------------------------------------------------------|----|
| Table 2 1: Major differences of Raspberry pi models                                           | 12 |
| Table 3.1: Optimized Instruction set for video playback on x86 platforms                      | 23 |
| Table 3 2: Optimized Instruction Set to design ISA for Video Playback                         | 26 |
| Table 5 1: Most frequently used Runtime Instructions in different formats who playing videos  |    |
| Table 5 2: Common Instructions used in three formats and its functions obtains after Analysis |    |
| Table 5 3: Other Instructions found within mostly used instructions                           | 37 |
| Table 5 4: Minimal Instructions found among the runtime Instructions                          | 39 |
| Table 5 5: Minimal Instructions have not found among the runtime Instructions                 | 39 |

## LIST OF ABBREVIATIONS

| Abbreviation | Description                         |
|--------------|-------------------------------------|
| TFT          | Thin Film Transistor                |
| OLPC         | One Laptop Per Children             |
| WMMX2        | Wireless MMX2                       |
| LPDDR        | Low Power Double Data rate memory   |
| MIPI         | Mobile Industry Processor Interface |
| DSI          | Display Serial Interface            |
| HSI          | Horizontal Situation Indicator      |
| SLIM         | Simple Login Manager                |
| MMC          | Microsoft Management Console        |
|              |                                     |

High Definition Multimedia Interface

Marvell Fast Ethernet Physical Layer

HDMI

PHY

ISP Image Signal Processor

## LIST OF APPENDICES

|                                               | Page |  |
|-----------------------------------------------|------|--|
|                                               |      |  |
| Appendix Description                          |      |  |
| Appendix A C files used in FFmpeg 3.2 decoder | 43   |  |